posted by system || 7716 views || tracked by 14 users: [display]

dasCMP 2007 : Workshop on Design, Architecture and Simulation of Chip Multi-Processors

FacebookTwitterLinkedInGoogle

Link: http://www.crhc.uiuc.edu/~rakeshk/dasCMP
 
When Dec 2, 2007 - Dec 2, 2007
Where Chicago, Illinois, USA
Submission Deadline Sep 10, 2007
Notification Due Nov 6, 2007
Categories    computer architecture   simulation   microarchitecture
 

Call For Papers

Goal of the Workshop

Chip multiprocessor architectures are becoming increasingly attractive as an option to provide high instruction throughput while keeping power and complexity under control. Such architectures have also been shown to have scalability and productivity advantages. Multi-core processors are fast becoming mainstream.

However, putting multiple cores on a die throws open several interesting research and design issues. From choosing the number of cores on the die to choosing the complexity of these cores, from constructing a chip multiprocessor out of off-the-shelf cores to creating a customized ``multi-core aware'' multi-core design, there are several difficult questions that need to be addressed. Connecting the cores, determining the right memory subsystem, ensuring coherence and consistency of data, and trying to limit the area and power budgets, all require a deep understanding of issues and innovative application of ideas. Even simulating and evaluating a chip multiprocessor represents a significant challenge. There are equally interesting issues regarding programming and compilation for chip multiprocessors. All these questions and issues become more difficult and complicated for architectures with more than two cores.

The goal of this workshop is to bring together researchers, computer architects, and engineers working on a broad spectrum of topics pertaining to the architecture, simulation, and design of chip multiprocessors. The workshop will provide a forum for presenting and exchanging new ideas and experiences in this area and to discuss and explore hardware/software techniques and tools for efficient multi-core computation.

Contributions from all aspects of multi-core architecture, design and simulation are encouraged; related areas like application of CMPs to solve new problems and programming and compilation for CMP architectures are welcome as well.

Topics of Interest

The topics of interest for the workshop will include but are not limited to:

* Core design for CMPs, e.g. helper cores, conjoined-cores, heterogeneous multi-core architectures, etc.
* Novel Microarchitectures, e.g. tiled architectures, master-slave architectures, etc.
* Interconnects in CMPs, e.g. connections between cores, connections between cores and on-chip memory, networks-on-chip, etc.
* Cache coherence and consistency for CMPs
* On-chip/off-chip memory hierarchy and design for CMPs
* Applications of CMP architectures for solving problems, e.g. using multiple cores to enhance security, reliability, improve single-thread performance, reduce power, etc.
* Speculative Multithreading for CMPs
* Compiler, scheduling, and OS support for CMPs
* Programmability enhancements for CMPs
* Simulation and evaluation of CMPs, e.g. new simulators, simulation techniques, analytical evaluations
* Efficient design space exploration for multi-core architectures
* Workload/benchmark design and analysis for multi-core processors
* Performance evaluation/analysis/design of real multi-core processors

Full length conference papers are fine but not a requirement. Out-of-the box idea/position papers specially encouraged. Submission instructions can be found here.

Program Committee

* Michael Gschwind, IBM
* Antonio Gonzalez, Intel and UPC
* Mark Hill, Wisconsin
* Norman P. Jouppi, HP
* Stephen Keckler, UT Austin
* Rakesh Kumar, UIUC
* Jim Laudon, Sun
* Chuck Moore, AMD
* Kunle Olukotun, Stanford
* Mark Oskin, UWash
* Li-Shiuan Peh, Princeton
* Ronny Ronen, Intel
* Per Stenstrom, Chalmers
* Dean Tullsen, UCSD
* TN Vijaykumar, Purdue

Schedule

Submission Deadline: September 10, 2007 (one week extension upon request)

Acceptance Notification: November 6, 2007

Final Version due: November 18, 2007

Related Resources

ASAP 2024   Application-Specific Systems, Architectures, and Processors
OpenSuCo @ ISC HPC 2017   2017 International Workshop on Open Source Supercomputing
DARCH24 APRIL 2024   5th International Conference on Architecture and Design
IJCSES 2024   International Journal of Computer Science and Engineering Survey
SIGMETRICS / Performance 2024   2024 ACM SIGMETRICS / IFIP Performance
ICCEA--EI 2024   2024 7th International Conference on Civil Engineering and Architecture (ICCEA 2024)
ACM AIPR 2024   ACM--2024 7th International Conference on Artificial Intelligence and Pattern Recognition (AIPR 2024)
FDL 2024   Forum on specification and Design Languages
AMMS 2024   2024 6th International Applied Mathematics, Modelling and Simulation Conference (AMMS 2024)
HiPEAC SC 2024   HiPEAC Reproducibility Student Challenge